

# **6529 SINGLE PORT INTERFACE**

## DESCRIPTION

The 6529 is a static microprocessor compatible, 8-bit I/O Port with passive output pull-up devices. Data is written to the port when CS and R/W are low. Data is read from the port when CS is low and R/W is high. The passive output pull-ups allow a single bit to act as either an input or an output without I/O mode switching.

This device is provided with special circuitry to provide power-on reset. Under normal fast poweron conditions the outputs will initialize in the input high impedance state. With very slow or noisy power-up, there is some possibility the device will initialize with outputs driven low. It is recommended that the 6529 be interfaced to open collector output type devices.

| TRUT               | I TABLE           |                                                 |  |                | PI         | N CO   | NFIGUR | ΑΤΙΟ     | N             |
|--------------------|-------------------|-------------------------------------------------|--|----------------|------------|--------|--------|----------|---------------|
| CS                 | R/W               | D0-D7                                           |  |                |            |        |        |          |               |
| L<br>L<br>H        | L<br>H<br>X       | Write to Output<br>Read from Input<br>Isolation |  | R/<br>PC       |            | 1<br>2 |        | 20<br>19 | ■ VDD<br>■ CS |
| $L = LO^{2}$       | W Level           | I                                               |  | P <sup>-</sup> | 1 6        | 3      |        | 18       | ⊐ D0          |
| H= HIC<br>X =Irrel | GH Level<br>evant |                                                 |  | P2             | 2 6        | 4      |        | 17       | ⊐ D1          |
|                    |                   | . <u></u>                                       |  | P:             | 3 =        | 5      | 6529   | 16       | <b>D</b> 2    |
| ORDE               | ORDER INFORMATION |                                                 |  | P4             | 4 =        | 6      |        | 15       | <b>D</b> 3    |
| MXS 6              | 529               |                                                 |  | P              | 5 🖬        | 7      |        | 14       | ⊐ D4          |
|                    |                   | FREQUENCY RANGE                                 |  | P              | 6 <b>-</b> | 8      |        | 13       | <b>¤</b> D5   |
|                    |                   | NO SUFFIX = 1 MHz<br>A = 2 MHz                  |  | P              | 7 =        | 9      |        | 12       | ⊐ D6          |
|                    |                   | B = 3 MHz                                       |  | Vs             | ss =       | 10     |        | 11       | <b>⊐</b> D7   |
|                    | PA                | CKAGE DESIGNATOR<br>C = Ceramic<br>P = Plastic  |  |                |            |        |        |          |               |

#### MAXIMUM RATINGS

| RATING                      | SYMBOL | VALUE        | UNIT |
|-----------------------------|--------|--------------|------|
| SUPPLY VOLTAGE              | Vcc    | -0.3 to +7.0 | Vdc  |
| INPUT VOLTAGE               | Vin    | -0.3 to +7.0 | Vdc  |
| OPERATING TEMPERATURE RANGE | TA     | 0 to + 70    | °C   |
| STORAGE TEMPERATURE RANGE   | Tstg   | -55 to +150  | °C   |

This device contains circuitry to protect the inputs against damage due to high static voltages, however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this circuit.

## CHARACTERISTICS (V\_{CC} = 5.0V $\pm$ 5%, V\_{SS} = 0V, T\_A = 0° to 70°C)

| CHARACTERISTIC                                                                                                           | SYMBOL     | MIN        | МАХ  | UNIT         |
|--------------------------------------------------------------------------------------------------------------------------|------------|------------|------|--------------|
| Input High Voltage (Normal Operating Levels)                                                                             | Ϋн         | +2.0       | VCC  | Vdc          |
| Input Low Voltage (Normal Operating Levels)                                                                              | VIL        | -0.3       | +.8  | Vdc          |
| Input Leakage Current<br>Vin = 0 to 5.0Vdc<br>WRITE, CS                                                                  | lin        | _          | ±2.5 | JuAdc        |
| Three-State (Off State Input Current)<br>(Vin = 0.4 to 2.4 Vdc, V <sub>CC</sub> = Max)<br>D <sub>0</sub> -D <sub>7</sub> | ITSI       | _          | ±10  | JuAdc        |
| Output High Voltage<br>$(V_{CC} = Min, Load = -600\mu Adc, P_0 P_7)$<br>$(V_{CC} = Min, Load = -200\mu Adc, D_0 D_7)$    | √он        | 2.4        |      | Vdc          |
| Output Low Voltage<br>(V <sub>CC</sub> = Max, Load = 6.4mAdc, P0-P7)<br>(V <sub>CC</sub> = Max, Load = 3.2mA, D0-D7)     | VOL        | Ţ          | +0.4 | Vdc          |
| Output High Current (Sourcing) P0-P7<br>(VOH = 2.4 Vdc) D0-D7                                                            | юн<br>Юн   | 600<br>200 | _    | MAdc<br>MAdc |
| Output Low Current (Sinking) P0-P7<br>(VOL = 0.4 Vdc) D0-D7                                                              | IOL<br>IOL | 6.4<br>3.2 | -    | mAdc<br>mAdc |
| Supply Current                                                                                                           | ICC        | -          | 80   | mA           |

NOTE: Negative sign indicates outward current flow, positive indicates inward flow.

#### READ CYCLE TIMING DIAGRAM



### READ CYCLE CHARACTERISTICS

|                  |                               | 1MHz |     | 2MHz |     | 3MHz |     |       |
|------------------|-------------------------------|------|-----|------|-----|------|-----|-------|
| Symbol           | Parameter                     | MIN  | MAX | MIN  | MAX | MIN  | MAX | UNITS |
| tACC             | Access time                   |      | 450 |      | 225 |      | 160 | nS    |
| tco              | Chip Select to Output Valid   |      | 450 |      | 225 |      | 160 | nS    |
| totd             | Chip Deselected to Output Off | 20   | 120 | 20   | 120 | 20   | 120 | nS    |
| tPDS             | Peripheral Data Set-Up        | 120  |     | 60   |     | 40   |     | nS    |
| <sup>t</sup> PVD | Peripheral Data Valid         | 150  |     | 150  |     | 150  |     | nS    |
| twcs             | Write to CS Setup             | 0    |     | 0    |     | 0    |     | nS    |
| tWCR             | Write to CS Hold              | 0    |     | 0    |     | 0    |     | nS    |
|                  |                               |      |     |      |     |      |     |       |



## WRITE CYCLE CHARACTERISTICS

|        |                            |     | 1MHz |     | 2MHz |     | 3MHz |       |
|--------|----------------------------|-----|------|-----|------|-----|------|-------|
| Symbol | Parameter                  | MIN | МАХ  | MIN | MAX  | MIN | MAX  | UNITS |
| t₩*    | Write Pulse Width          | 450 |      | 225 |      | 160 |      | nS    |
| tDC    | Data to CS Overlap         | 150 |      | 100 |      | 100 |      | nS    |
| tDH    | Data Hold                  | 0   |      | 0   |      | 0   |      | nS    |
| tPD    | Write to Peripheral Output |     | 1000 |     | 500  |     | 330  | nS    |

\*tw is measured from the latter of  $\overline{CS}$  or R/W going low to the earlier of  $\overline{CS}$  or R/W going high.

COMMODORE SEMICONDUCTOR GROUP reserves the right to make changes to any products herein to improve reliability, function or design. COMMODORE SEMICONDUCTOR GROUP does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.